Etron Technology Assigned Patent
Low-pincount high-bandwidth memory and memory bus
By Francis Pelletier | July 20, 2023 at 2:00 pmEtron Technology, Inc., Santa Clara, CA, and Etron Technology America, Inc., Santa Clara, CA , has been assigned a patent (11669482) developed by Crisp, Richard Dewitt, Hornitos, CA, for “low-pincount high-bandwidth memory and memory bus.“
The abstract of the patent published by the U.S. Patent and Trademark Office states: “A memory subsystem is provided, including a memory controller integrated circuit (IC), a memory bus and a memory IC, all which use fewer signals than common DDR type memory of the same peak bandwidth. Using no more than 22 switching signals, the subsystem can transfer data over 3000 Megabytes/second across the bus interconnecting the ICs. Signal count reduction is attained by time-multiplexing address/control commands onto at least some of the same signals used for data transfer. A single bus signal is used to initiate bus operation, and once in operation the single signal can transfer addressing and control information to the memory IC concurrent with data transfer via a serial protocol based on 16 bit samples of this single bus signal. Bus bandwidth can be scaled by adding additional data and data strobe IO signals. These additional data bus signals might be used only for data and data mask transport. The physical layout of one version of the memory IC dispatches switching signal terminals adjacent to one short edge of the memory die to minimize the die area overhead for controller IC memory interface circuitry when used in a stacked die multi-chip package with said memory controller IC. The memory IC interface signal placement and signal count minimize signal length and circuitry for the memory bus signals.”
The patent application was filed on 2021-06-09 (17/343076).