NaMLab Assigned Patent
Charge storage ferroelectric memory hybrid and erase scheme
By Francis Pelletier | March 14, 2017 at 2:43 pmNaMLab GmbH, Dresden, Germany, has been assigned a patent (9,558,804) developed by Muller, Stefan Ferdinand, Dresden, Germany, for a “charge storage ferroelectric memory hybrid and erase scheme.“
The abstract of the patent published by the U.S. Patent and Trademark Office states: “A technique for erasing a ferroelectric field effect transistor, (FeFET) memory circuit comprising a plurality memory cells comprising FeFETs is described. Each FeFET comprises a gate stack, a source, a drain, a channel and a bulk substrate region, where the gate stack comprises a gate and a ferroelectric layer disposed between the gate and the channel. A positive or a negative voltage is applied to the source and drain regions of at least one FeFET memory cell depending on the channel type. The gate and bulk substrate regions are held at a ground state during said applying of the positive voltage to the source and drain regions of the FeFET memory cell to cause erasure of the at least one FeFET memory cell. In addition, a FeFET is described with a charge storage layer disposed adjacently to the ferroelectric layer within the gate stack.“
The patent application was filed on July 23, 2014 (14/338,996).